LMX1205 JESD Buffer/Multiplier/Divider

Texas Instruments LMX1205 JESD Buffer/Multiplier/Divider has a high-frequency capability, extremely low jitter, and programmable clock input and output delay. These features make this device a great approach to clock high precision, high-frequency data converters without degradation of signal-to-noise ratio. Each of the four high-frequency clock outputs and additional LOGICLK outputs with a larger divider range is paired with a SYSREF output clock signal. The SYSREF signal for JESD204B/C interfaces can either be passed or internally generated as input and re-clocked to the device clocks. The noiseless delay adjustment at the input path of the high-frequency clock input and individual clock output paths ensures low-skew clocks in a multi-channel system. For the data converter clocking application, having the jitter of the clock less than the aperture jitter of the data converter is essential. In applications where more than four data converters need to be clocked, various cascading architectures can be developed using multiple devices to distribute all the SYSREF signals and high-frequency clocks required. The Texas Instruments LMX1205 is an exemplary choice for clocking data converters when combined with an ultra-low noise reference clock source, especially when sampling above 3GHz.

結果: 2
選擇 圖像 零件編號 製造商 說明 規格書 供貨情況 定價 (TWD) 基於數量按單價篩選表中結果。 數量 RoHS ECAD模型 最高輸入頻率 最低輸入頻率 輸出頻率擺幅 電源電壓 - 最大值 電源電壓 - 最小值 技術 最低工作溫度 最高工作溫度 安裝風格 封裝/外殼 封裝
Texas Instruments 鎖相環 - PLL Low-noise high-freq uency buffer/multipl 144庫存量
最少: 1
倍數: 1
: 250

12.8 GHz 300 MHz 300 MHz to 12.8 GHz 2.6 V 2.4 V Si - 40 C + 85 C SMD/SMT VQFN-40 Reel, Cut Tape
Texas Instruments 鎖相環 - PLL Low-noise high-freq uency buffer/multipl 無庫存前置作業時間 18 週
最少: 2,500
倍數: 2,500
: 2,500
12.8 GHz 300 MHz 300 MHz to 12.8 GHz 2.6 V 2.4 V Si - 40 C + 85 C SMD/SMT VQFN-40 Reel