SN74HC112 Dual J-K Flip-Flops

Texas Instruments SN74HC112 Dual J-K Flip-Flops contain two independent J-K negative-edge-triggered flip-flops. A low level at the clear (/CLR) inputs or preset (/PRE) resets or sets the outputs, no matter the levels of the other inputs. The data at the J and K inputs that meet the setup time requirements are transferred to the outputs on the negative-going edge of the clock (CLK) pulse when /CLR and /PRE are inactive (high). Clock triggering is not directly related to the fall time of the CLK pulse and occurs at a voltage level. The J and K input data may be changed without affecting the levels at the outputs following the hold-time interval. The Texas Instruments SN74HC112 are versatile flip-flops that perform as toggle flip-flops by tying J and K high.

結果: 3
選擇 圖像 零件編號 製造商 說明 規格書 供貨情況 定價 (TWD) 基於數量按單價篩選表中結果。 數量 RoHS ECAD模型 邏輯類型 邏輯系列 電路數 輸出類型 封裝/外殼 輸入類型 極性 傳播延遲時間 高電平輸出電流 低電平輸出電流 電源電壓 - 最小值 電源電壓 - 最大值 安裝風格 最低工作溫度 最高工作溫度 封裝
Texas Instruments 翻轉 Dual J K NEG Edge Tr iggered FlipFlop A 595-SN74HC112DR 2,241庫存量
最少: 1
倍數: 1
: 2,500

CMOS HC 2 Circuit CMOS SOIC-Narrow-16 CMOS, LVTTL Inverting/Non-Inverting 125 ns - 4 mA 4 mA 2 V 6 V SMD/SMT - 40 C + 85 C Reel, Cut Tape, MouseReel
Texas Instruments 翻轉 Dual Neg-Edge-Trig J -K Flip-Flop A 595- A 595-SN74HC112D 10,274庫存量
最少: 1
倍數: 1
: 2,500

J-K Type Flip-Flop HC 2 Circuit CMOS SOIC-Narrow-16 CMOS, LVTTL Inverting/Non-Inverting 125 ns - 4 mA 4 mA 2 V 6 V SMD/SMT - 40 C + 85 C Reel, Cut Tape, MouseReel
Texas Instruments 翻轉 Dual 2,872庫存量
最少: 1
倍數: 1

J-K Type Flip-Flop HC 2 Circuit CMOS PDIP-16 CMOS, LVTTL Inverting/Non-Inverting 125 ns - 4 mA 4 mA 2 V 6 V Through Hole - 40 C + 85 C Tube