Floating-point Mathematics IP Cores

Zipcores Floating-point Mathematics IP Cores are provided as native VHDL source code and are compatible with a wide range of FPGA, SoC, and ASIC technologies. ZipCores Floating-point IPs are compatible with standard IEEE 754 arithmetic. The Floating-point portfolio includes cores for all common floating-point operations, including multiply, divide, add/subtract, square-root, and conversion between floating-point formats. All the IPs are fully pipelined with very low latency. Floating-point Mathematics IP Cores are ideal for high-speed, high-throughput mathematical operations.

結果: 6
選擇 圖像 零件編號 製造商 說明 規格書 供貨情況 定價 (TWD) 基於數量按單價篩選表中結果。 數量 RoHS 產品
Zipcores 開發軟體 Floating-point Multiplier 數位交付
最少: 1
倍數: 1
IP Core - Floating-point Multiplier
Zipcores 開發軟體 Floating-point Adder 數位交付
最少: 1
倍數: 1
IP Core - Floating-point Adder
Zipcores 開發軟體 Floating-point to fixed-point converter 數位交付
最少: 1
倍數: 1
IP Core - Floating-point to Fixed-point
Zipcores 開發軟體 Fixed-point to floating-point converter 數位交付
最少: 1
倍數: 1
IP Core - Fixed-point to Floating-point
Zipcores 開發軟體 Floating-point Divider 數位交付
最少: 1
倍數: 1
IP Core - Floating-point Divider
Zipcores 開發軟體 Floating-point Square-root 數位交付
最少: 1
倍數: 1
IP Core - Floating-point Square-root